Join the 155,000+ IMP followers

www.auto-innovations.net
Fraunhofer News

RISC-V Functional Safety Processor IP Core introduced by Fraunhofer IPMS and CAST

The Fraunhofer Institute for Photonic Microsystems IPMS and semiconductor intellectual property provider CAST, Inc. announced the immediate availability of EMSA5-FS, a fault-tolerant embedded RISC-V processor IP core designed to meet the most stringent functional safety requirements of automotive, air-borne, and other safety-critical applications.

RISC-V Functional Safety Processor IP Core introduced by Fraunhofer IPMS and CAST
Functional safety in the smart car.

Developed by Fraunhofer IPMS, the EMSA5-FS Embedded Functional Safety RISC-V Processor is a 32-bit, in-order, single-issue, five-stage pipeline processor supporting the open standard RISC-V instruction set architecture (ISA). Its fail-safe features include built-in triple or double modular redundancy (with lockstep), error correction code (ECC) protection of buses, a configurable memory protection unit, privileged operation modes, and Reset and Safety Manager Modules. It is available for ASICs or FPGAs, and as either a stand-alone processor or pre-integrated in optional subsystems combining a bus fabric with typical peripherals.

With the EMSA5-FS processor’s fault-tolerant design and included safety documents, users can readily achieve ISO 26262 certification up to ASIL-D, the highest Automotive Safety Integrity Level. The delivered documents include the essential FMEDA (Failure Modes, Effects, and Diagnostic Analysis), SAM (Safety Manual), and others. Available FPGA board development kits and sample designs further facilitate certification, evaluation, or rapid prototyping.

“CAST customers using our popular CAN and TSN automotive IP core have been disappointed in finding limited options for a suitable ISO 26262 compliant microcontroller core,” said Nikos Zervas, CAST’s chief executive officer. “The new EMSA5-FS Processor satisfies their needs and more, making the whole RISC-V ecosystem and development community available to accelerate projects while also complying with the functional safety requirements of their systems.”

“We are proud to be first to market with a RISC-V ISO 26262 certifiable processor core,” said Marcus Pietzsch, group manager for IP cores and ASICs at Fraunhofer IPMS. “Unlike the vast majority of processor applications, systems requiring ASIL-D are usually life-critical, and we have been diligent in engineering the EMSA5 Processor to meet that level of responsibility while also being easy for customers to integrate and program.”

Designers using the EMSA5-FS Processor can exploit any open-source and commercial RISC-V development aids, test tools, and libraries, including the GNU toolchain and the comprehensive Eclipse IDE with OpenOCD debug support. Fraunhofer is also working with third-party compiler and software tool suppliers to enable support for EMSA5-FS by commercial safety-ready development toolsets, further simplifying the path to safety certification for end-product developers.

www.fraunhofer.de

  Ask For More Information…

LinkedIn
Pinterest


Forgot Password?

Join the 155,000+ IMP followers